Loading...
Searching...
No Matches
periph_conf.h
Go to the documentation of this file.
1/*
2 * Copyright (C) 2017 Freie Universität Berlin
3 * 2017 Inria
4 *
5 * This file is subject to the terms and conditions of the GNU Lesser
6 * General Public License v2.1. See the file LICENSE in the top level
7 * directory for more details.
8 */
9
21#ifndef PERIPH_CONF_H
22#define PERIPH_CONF_H
23
24/* Add specific clock configuration (HSE, LSE) for this board here */
25#ifndef CONFIG_BOARD_HAS_LSE
26#define CONFIG_BOARD_HAS_LSE 1
27#endif
28
29#include "periph_cpu.h"
30#include "clk_conf.h"
31#include "cfg_i2c1_pb6_pb7.h"
32#include "cfg_rtt_default.h"
33#include "cfg_timer_tim2.h"
34
35#ifdef __cplusplus
36extern "C" {
37#endif
38
43static const uart_conf_t uart_config[] = {
44 {
45 .dev = USART2,
46 .rcc_mask = RCC_APB1ENR_USART2EN,
47 .rx_pin = GPIO_PIN(PORT_A, 15),
48 .tx_pin = GPIO_PIN(PORT_A, 2),
49 .rx_af = GPIO_AF4,
50 .tx_af = GPIO_AF4,
51 .bus = APB1,
52 .irqn = USART2_IRQn,
53 .type = STM32_USART,
54 .clk_src = 0, /* Use APB clock */
55 }
56};
57
58#define UART_0_ISR (isr_usart2)
59
60#define UART_NUMOF ARRAY_SIZE(uart_config)
67static const pwm_conf_t pwm_config[] = {
68 {
69 .dev = TIM21,
70 .rcc_mask = RCC_APB2ENR_TIM21EN,
71 .chan = { { .pin = GPIO_PIN(PORT_B, 6) /* D5 */, .cc_chan = 0 },
72 { .pin = GPIO_UNDEF, .cc_chan = 0 },
73 { .pin = GPIO_UNDEF, .cc_chan = 0 },
74 { .pin = GPIO_UNDEF, .cc_chan = 0 } },
75 .af = GPIO_AF5,
76 .bus = APB2
77 }
78};
79
80#define PWM_NUMOF ARRAY_SIZE(pwm_config)
87static const spi_conf_t spi_config[] = {
88 {
89 .dev = SPI1,
90 .mosi_pin = GPIO_PIN(PORT_B, 5),
91 .miso_pin = GPIO_PIN(PORT_B, 4),
92 .sclk_pin = GPIO_PIN(PORT_B, 3),
93 .cs_pin = SPI_CS_UNDEF,
94 .mosi_af = GPIO_AF0,
95 .miso_af = GPIO_AF0,
96 .sclk_af = GPIO_AF0,
97 .cs_af = GPIO_AF0,
98 .rccmask = RCC_APB2ENR_SPI1EN,
99 .apbbus = APB2
100 }
101};
102
103#define SPI_NUMOF ARRAY_SIZE(spi_config)
110static const adc_conf_t adc_config[] = {
111 { GPIO_PIN(PORT_A, 0), 0 }, /* Pin A0 */
112 { GPIO_PIN(PORT_A, 1), 1 }, /* Pin A1 */
113 { GPIO_PIN(PORT_A, 3), 3 }, /* Pin A2 */
114 { GPIO_PIN(PORT_A, 4), 4 }, /* Pin A3 */
115 { GPIO_PIN(PORT_A, 5), 5 }, /* Pin A4 */
116 { GPIO_PIN(PORT_A, 6), 6 }, /* Pin A5 */
117 { GPIO_PIN(PORT_A, 7), 7 }, /* Pin A6 */
118};
119
120#define ADC_NUMOF ARRAY_SIZE(adc_config)
123#ifdef __cplusplus
124}
125#endif
126
127#endif /* PERIPH_CONF_H */
@ PORT_B
port B
Definition periph_cpu.h:48
@ PORT_A
port A
Definition periph_cpu.h:47
#define GPIO_PIN(x, y)
Define a CPU specific GPIO pin generator macro.
Definition periph_cpu.h:46
#define GPIO_UNDEF
Definition of a fitting UNDEF value.
Common configuration for STM32 I2C.
Common configuration for STM32 Timer peripheral based on TIM2.
@ GPIO_AF5
use alternate function 5
Definition cpu_gpio.h:107
@ GPIO_AF4
use alternate function 4
Definition cpu_gpio.h:106
@ GPIO_AF0
use alternate function 0
Definition cpu_gpio.h:102
@ STM32_USART
STM32 USART module type.
Definition cpu_uart.h:38
#define SPI_CS_UNDEF
Define value for unused CS line.
Definition periph_cpu.h:363
@ APB1
Advanced Peripheral Bus 1
Definition periph_cpu.h:79
@ APB2
Advanced Peripheral Bus 2
Definition periph_cpu.h:80
ADC device configuration.
Definition periph_cpu.h:379
PWM device configuration.
mini_timer_t * dev
Timer used.
SPI device configuration.
Definition periph_cpu.h:337
SPI_t * dev
pointer to the used SPI device
Definition periph_cpu.h:338
UART device configuration.
Definition periph_cpu.h:218
USART_t * dev
pointer to the used UART device
Definition periph_cpu.h:219